摘要: |
介绍了一种可实现对高速率、高采样率信号进行实时处理的滤波器——TDM(Time-Domain Multiplexing)FIR数字滤波器的设计方法,并且给出了一个32阶的高速实时TDM FIR数字滤波器的软件仿真及硬件实现过程。 |
关键词: FIR数字滤波器 实时处理 硬件实现 |
DOI:10.3969/j.issn.1001-893X. |
Received:August 25, 2005Revised:December 29, 2005 |
基金项目: |
|
Design and Hardware Realization of a Time-Domain Multiplexing(TDM) FIR Digital Filter Based on FPGA |
|
() |
Abstract: |
This paper introduces a method for designing a TDM(Time-Domain Multiplexing) FIR digital filter that can carry out real time process of the high speed rate and high sample rate signal,and gives the steps of software simulation and hardware realization of the high speed and real time TDM FIR digital filter with 32 ranks. |
Key words: FPGA |