摘要: |
针对现场可编程门阵列(FPGA)实现的伪码捕获算法中存在逻辑资源消耗大、频率估计精度差
、判决门限计算复杂等问题,首先提出利用直接II型匹配滤波器结构实现第一级相关运算,
做到逻辑资源与计算时间之间的平衡;然后提出利用线性调频Z变换(CZT)代替离散傅里叶变
换(DFT)实现第二级相干累加,提高了频率估计精度并减小了频谱泄露;最后通过对判决量
进行统计分析,给出了判决门限的自适应设置方法,并验证了其有效性。 |
关键词: 直接序列扩频 伪码捕获 相干累加 捕获门限 自适应估计 |
DOI: |
|
基金项目: |
|
FPGA realization of PN code acquisition algorithm based on two-stage coherent accumulation method |
DENG Qiang |
() |
Abstract: |
Aiming at the problem of large logic resource usage, poor frequency estimation a
nd complicated decision threshold computation in implementing PN code acquisitio
n method based on FPGA, the first-stage coherent accumulation using the D
irect Form II matched filter is proposed, which can achieve the balance between t
he logic resource usage and the computation times. And then the second-stage coh
erent accumulation using CZT instead of DFT is proposed, which can improve frequ
ency estimation precision and reduce frequency leakage. Finally, according to an
alysis of the statistical property of the decision variable, the adaptive settin
g method of decision threshold is given,and its effectiveness is verified. |
Key words: DSSS PN code acquisition coherent accumulation acquisition threshold adaptive estimation |