首页期刊简介编委会征稿启事出版道德声明审稿流程读者订阅论文查重联系我们English
引用本文
  • 严平,汪学刚,钱璐.一种基于CORDIC算法的高速高精度数字鉴相器[J].电讯技术,2008,48(4):76 - 79.    [点击复制]
  • .A High-speed and High-accuracy Digital Phase Demodulator Based on CORDIC Algorithm[J].,2008,48(4):76 - 79.   [点击复制]
【打印本页】 【下载PDF全文】 查看/发表评论下载PDF阅读器关闭

←前一篇|后一篇→

过刊浏览    高级检索

本文已被:浏览 1652次   下载 57 本文二维码信息
码上扫一扫!
一种基于CORDIC算法的高速高精度数字鉴相器
0
()
摘要:
提出了一种基于CORDIC算法的高速、高精度数字鉴相器。该数字鉴相器根据正交解调原理测相,采用高速全流水线结构在FPGA上实现,利用CORDIC算法实现了数字下变频(DDC)和相角的计算。本方法不需要正交本振信号与参考信号严格同步,并且允许输入信号的频率与DDC的NCO频率存在一定频偏,便于工程实现。经时序仿真验证,系统工作时钟可达100 MHz,在30 dB的信噪比条件下,测相误差小于0.004 rad,样本标准差小于0.03 rad。
关键词:  正交解调,数字鉴相器,CORDIC算法,频偏,流水线结构,FPGA
DOI:10.3969/j.issn.1001-893X.
修订日期:2007-11-16
基金项目:
A High-speed and High-accuracy Digital Phase Demodulator Based on CORDIC Algorithm
()
Abstract:
An improved structure of digital phase demodulator based on CORDIC algorithm is presented.Phase-shift is measured according to the principle of quadrature demodulation.Digital down convertion(DDC) and calculation of angle are realized by CORDIC algorithm.The local oscillation need not be synchronous with the reference signal,and the frequency of input signal is allowed to deviate from the frequency of NCO to a certain extent.Simulation with FPGA shows that phase-shift measurement is at high-speed and high-accuracy: it can work at 100MHz system clock,the error of phase demodulation is less than 0.004 rad,and the sample standard deviation is less than 0.03 rad when SNR is 30 dB.
Key words:  quadrature demodulation,digital phase demodulator,CORDIC algorithm,frequency deviation,pipline structure,FPGA
安全联盟站长平台