首页期刊简介编委会征稿启事出版道德声明审稿流程读者订阅论文查重联系我们English
引用本文
  • 钟 瑜,吴明钦.一种高性能并行计算架构的FPGA实现[J].电讯技术,2019,59(7): - .    [点击复制]
  • ZHONG Yu,WU Mingqin.FPGA implementation of a high performance parallel computing architecture[J].,2019,59(7): - .   [点击复制]
【打印本页】 【下载PDF全文】 查看/发表评论下载PDF阅读器关闭

←前一篇|后一篇→

过刊浏览    高级检索

本文已被:浏览 1517次   下载 55 本文二维码信息
码上扫一扫!
一种高性能并行计算架构的FPGA实现
钟瑜,吴明钦
0
(中国西南电子技术研究所,成都 610036)
摘要:
针对传统的现场可编程门阵列(Field Programmable Gate Array,FPGA)开发方法效率低、不能充分利用芯片逻辑资源等问题,提出了一种高性能并行计算架构。设计了统一的软件、硬件编程模型,并提供FPGA操作系统层级的支持,将部分可重构技术应用于硬件线程的开发,使该架构具备资源管理和复用的能力。同时还设计了软件、硬件协同开发的流程。在开发板ZC702上进行了设计验证,评估了架构的额外资源消耗情况,并以排序算法为例展示了该架构多线程设计的灵活性。
关键词:  并行计算  多线程  操作系统  可重构计算
DOI:
基金项目:
FPGA implementation of a high performance parallel computing architecture
ZHONG Yu,WU Mingqin
(Southwest China Institute of Electronic Technology,Chengdu 610036,China)
Abstract:
For the low efficiency and low logic resource utilization of traditional development methods for field programmable gate array(FPGA),a high performance parallel computing architecture is proposed.A unified software and hardware programming model is designed,and FPGA operating system level support is provided.Partial reconfigurable technology is applied to develop hardware threads,which enables the architecture to have the ability to manage and reuse resources.The process of software and hardware collaborative development is also designed.Design verification is performed on the development board ZC702.The additional resource consumption of the architecture is evaluated and the flexibility of multithreading is demonstrated using a sorting algorithm as an example.
Key words:  parallel computing  multithreading  operating system  reconfigurable computing
安全联盟站长平台