摘要: |
用普通基比特串行乘法电路实现数字视频广播(DVB)中(204,188)RS码译码,使电路大大简化,并保持译码速率与视频信号比特和码速率一致,电路整齐规则,便于FPGA实现或专用集成电路设计,具有推广实用价值。 |
关键词: 数字视频广播,RS码译码,FPGA,普通基比特串行乘法电路 |
DOI:10.3969/j.issn.1001-893X. |
投稿时间:2007-05-16修订日期:2007-08-23 |
基金项目: |
|
Implementation of (204, 188) RS Decoding Using the Bit Serial Multiplication Circuits in Conventional Basis |
|
() |
Abstract: |
Using the bit serial multiplication circuits in conventional basis to implement the(204,188) RS decoding for Digital Video Broadcasting(DVB) standard makes the decoding circuits simplified and keeps the decoding rate accordance with the bit and code rate of video signal.The decoding circuits are tidy and regular,so it is practical for the FPGA implementation or ASIC designing. |
Key words: DVB,decoding of Reed-Solomon code,FPGA,bit serial multiplication circuits in conventional basis |