首页期刊简介编委会征稿启事出版道德声明审稿流程读者订阅论文查重联系我们English
引用本文
  • 朱振华,乐孜纯,付明磊.基于FPGA的OBS边缘节点总线控制硬件设计[J].电讯技术,2008,48(11): - .    [点击复制]
  • .Hardware Design of Bus Control Module in OBS Edge Node Based on FPGA[J].,2008,48(11): - .   [点击复制]
【打印本页】 【下载PDF全文】 查看/发表评论下载PDF阅读器关闭

←前一篇|后一篇→

过刊浏览    高级检索

本文已被:浏览 1331次   下载 58 本文二维码信息
码上扫一扫!
基于FPGA的OBS边缘节点总线控制硬件设计
0
()
摘要:
给出了一种OBS边缘节点总线控制的硬件设计方案。该方案采用循环四次握手的方式完成主模块与其它从模块的通信,用轮询的方式把几个可能引起时序上冲突的信号,按顺序分配到不同的时钟周期上。整个方案以FPGA芯片EP2C20F484C8为基础实现,在Quartus Ⅱ软件上编译通过。仿真结果显示:该方案不仅能够解决时序冲突的问题,而且最高工作频率达到340 MHz,在整个控制模块中占用的逻辑单元(LE)数目仅为0.9%。
关键词:  光突发交换,总线控制,握手机制,轮询,FPGA
DOI:
基金项目:
Hardware Design of Bus Control Module in OBS Edge Node Based on FPGA
()
Abstract:
A hardware design of bus control module in OBS edge node is reported.A four cycles handshaking method is circularly adopted by both master and slave module to communicate each other.Moreover,by adopting the polling method,several signals that may cause collisions in the same timing sequence are distributed into different clocks.The whole solution is based on the FPGA chip EP2C20F484C8,and are compiled successfully in the Quartus II software.Simulation result shows that this solution can not only solve the collision problem of timing sequence,but also reach the working clock as much as 340 MHz.In addition,the used logical element(LE) numbers in the bus control module is only 0.9% of the whole control module.
Key words:  optical burst switching(OBS),bus control,handshaking mechanism,polling,FPGA
安全联盟站长平台